

#### Important notice

Dear Customer,

On 7 February 2017 the former NXP Standard Product business became a new company with the tradename **Nexperia**. Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS semiconductors with its focus on the automotive, industrial, computing, consumer and wearable application markets

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

Instead of <a href="http://www.nxp.com">http://www.nxp.com</a>, <a href="http://www.semiconductors.philips.com/">http://www.nxp.com</a>, <a href="http://www.nexperia.com">http://www.nexperia.com</a>, <a href="http://www.nexperia.com">http://www.nexperia.com</a>)

Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use salesaddresses@nexperia.com (email)

Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on the version, as shown below:

- © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights reserved

Should be replaced with:

- © Nexperia B.V. (year). All rights reserved.

If you have any questions related to the data sheet, please contact our nearest sales office via e-mail or telephone (details via **salesaddresses@nexperia.com**). Thank you for your cooperation and understanding,

Kind regards,

Team Nexperia

## INTEGRATED CIRCUITS

# DATA SHEET

For a complete data sheet, please also download:

- The IC06 74HC/HCT/HCU/HCMOS Logic Family Specifications
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Information
- The IC06 74HC/HCT/HCU/HCMOS Logic Package Outlines

# **74HC/HCT4075**Triple 3-input OR gate

Product specification
File under Integrated Circuits, IC06

December 1990





# **Triple 3-input OR gate**

## 74HC/HCT4075

#### **FEATURES**

· Output capability: standard

I<sub>CC</sub> category: SSI

#### **GENERAL DESCRIPTION**

The 74HC/HCT4075 are high-speed Si-gate CMOS devices and are pin compatible with the "4075" of the "4000B" series. They are specified in compliance with JEDEC standard no. 7A.

The 74HC/HCT4075 provide the 3-input OR function.

#### **QUICK REFERENCE DATA**

 $GND = 0 V; T_{amb} = 25 °C; t_r = t_f = 6 ns$ 

| SYMBOL                              | PARAMETER                              | CONDITIONS                                    | TYP | UNIT |      |  |
|-------------------------------------|----------------------------------------|-----------------------------------------------|-----|------|------|--|
| STWIBOL                             | FARAIVIETER                            | CONDITIONS                                    | НС  | нст  | ONII |  |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nA, nB, nC to nY     | C <sub>L</sub> = 15 pF; V <sub>CC</sub> = 5 V | 8   | 10   | ns   |  |
| C <sub>I</sub>                      | input capacitance                      |                                               | 3.5 | 3.5  | pF   |  |
| C <sub>PD</sub>                     | power dissipation capacitance per gate | notes 1 and 2                                 | 28  | 32   | pF   |  |

#### **Notes**

1.  $C_{PD}$  is used to determine the dynamic power dissipation ( $P_D$  in  $\mu W$ ):

$$P_D = C_{PD} \times V_{CC}^2 \times f_i + \sum (C_L \times V_{CC}^2 \times f_o)$$
 where:

f<sub>i</sub> = input frequency in MHz

f<sub>o</sub> = output frequency in MHz

 $\sum (C_L \times V_{CC}^2 \times f_0) = \text{sum of outputs}$ 

C<sub>I</sub> = output load capacitance in pF

V<sub>CC</sub> = supply voltage in V

2. For HC the condition is  $V_I$  = GND to  $V_{CC}$ For HCT the condition is  $V_I$  = GND to  $V_{CC}$  – 1.5 V

#### **ORDERING INFORMATION**

See "74HC/HCT/HCU/HCMOS Logic Package Information".

# Triple 3-input OR gate

# 74HC/HCT4075

#### **PIN DESCRIPTION**

| PIN NO.  | SYMBOL          | NAME AND FUNCTION       |
|----------|-----------------|-------------------------|
| 3, 1, 11 | 1A to 3A        | data inputs             |
| 4, 2, 12 | 1B to 3B        | data inputs             |
| 5, 8, 13 | 1C to 3C        | data inputs             |
| 6, 9, 10 | 1Y to 3Y        | data outputs            |
| 7        | GND             | ground (0 V)            |
| 14       | V <sub>CC</sub> | positive supply voltage |











#### **FUNCTION TABLE**

|    | INPUTS | OUTPUT |    |  |  |
|----|--------|--------|----|--|--|
| nA | nB     | nC     | nY |  |  |
| L  | L      | L      | L  |  |  |
| Н  | Х      | X      | Н  |  |  |
| X  | Н      | Х      | Н  |  |  |
| X  | X      | Н      | Н  |  |  |

#### Notes

H = HIGH voltage level
 L = LOW voltage level
 X = don't care

Philips Semiconductors Product specification

# Triple 3-input OR gate

74HC/HCT4075

#### DC CHARACTERISTICS FOR 74HC

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard

I<sub>CC</sub> category: SSI

#### **AC CHARACTERISTICS FOR 74HC**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

|                                     | PARAMETER                             | T <sub>amb</sub> (°C) |               |                 |      |                 |      |                 |                        | TEST CONDITIONS   |           |
|-------------------------------------|---------------------------------------|-----------------------|---------------|-----------------|------|-----------------|------|-----------------|------------------------|-------------------|-----------|
| CVMDOL                              |                                       |                       | 74HC          |                 |      |                 |      |                 |                        |                   | WAVEFORMS |
| SYMBOL                              |                                       | +25                   |               | -40 to +85      |      | -40 to +125     |      | UNIT            | V <sub>CC</sub><br>(V) | WAVEFORWIS        |           |
|                                     |                                       | min.                  | typ.          | max.            | min. | max.            | min. | max.            |                        | (3)               |           |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay<br>nA, nB, nC to nY |                       | 28<br>10<br>8 | 100<br>20<br>17 |      | 125<br>25<br>21 |      | 150<br>30<br>26 | ns                     | 2.0<br>4.5<br>6.0 | Fig.6     |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time                |                       | 19<br>7<br>6  | 75<br>15<br>13  |      | 95<br>19<br>16  |      | 110<br>22<br>19 | ns                     | 2.0<br>4.5<br>6.0 | Fig.6     |

# Triple 3-input OR gate

74HC/HCT4075

#### DC CHARACTERISTICS FOR 74HCT

For the DC characteristics see "74HC/HCT/HCU/HCMOS Logic Family Specifications".

Output capability: standard

I<sub>CC</sub> category: SSI

#### Note to HCT types

The value of additional quiescent supply current ( $\Delta I_{CC}$ ) for a unit load of 1 is given in the family specifications. To determine  $\Delta I_{CC}$  per input, multiply this value by the unit load coefficient shown in the table below.

| INPUT      | UNIT LOAD COEFFICIENT |  |  |  |  |  |  |
|------------|-----------------------|--|--|--|--|--|--|
| nA, nB, nC | 1.50                  |  |  |  |  |  |  |

#### **AC CHARACTERISTICS FOR 74HCT**

 $GND = 0 V; t_r = t_f = 6 ns; C_L = 50 pF$ 

| SYMBOL                              | PARAMETER                          | T <sub>amb</sub> (°C) |      |            |      |             |      |      | LINUT                  | TEST CONDITIONS |           |
|-------------------------------------|------------------------------------|-----------------------|------|------------|------|-------------|------|------|------------------------|-----------------|-----------|
|                                     |                                    | 74HCT                 |      |            |      |             |      |      |                        |                 | WAVEFORMS |
|                                     |                                    | +25                   |      | -40 to +85 |      | -40 to +125 |      | UNIT | V <sub>CC</sub><br>(V) | WAVEFORMS       |           |
|                                     |                                    | min.                  | typ. | max.       | min. | max.        | min. | max. |                        | (1)             |           |
| t <sub>PHL</sub> / t <sub>PLH</sub> | propagation delay nA, nB, nC to nY |                       | 12   | 24         |      | 30          |      | 36   | ns                     | 4.5             | Fig.6     |
| t <sub>THL</sub> / t <sub>TLH</sub> | output transition time             |                       | 7    | 15         |      | 19          |      | 22   | ns                     | 4.5             | Fig.6     |

#### **AC WAVEFORMS**



Fig.6 Waveforms showing the input (nA, nB, nC) to output (nY) propagation delays and the output transition times.

#### **PACKAGE OUTLINES**

See "74HC/HCT/HCU/HCMOS Logic Package Outlines".