## SC4809A/B/C High Performance Current Mode PWM Controller

## POWER MANAGEMENT

## Description

The SC4809A/B/C is a 10 pin BICMOS primary side current mode controller for use in Isolated DC-DC and off-line switching power supplies. It is a highly integrated solution, requiring few external components. It features a high frequency of operation, accurately programmable maximum duty cycle, current mode control, line voltage monitoring, supply UVLO, low start-up current, and programmable soft start with user accessible reference. It operates in a fixed frequency, highly desirable for Telecom applications. Features a separate sync pin which simplifies synchronization to an external clock. Feeding the oscillator of one device to the sync of another forces biphase operation which reduces input ripple and filter size.

The SC4809A/B/C have different threshold and VREF to accommodate a wide variety of applications.

These devices are available in the MSOP-10 lead free package.

## Features

- Operation to 1 MHz
- Accurate programmable maximum duty cycle
- Line voltage monitoring
- External frequency synchronization
- Bi-phase mode of operation for low ripple
- Under $100 \mu \mathrm{~A}$ start-up current
- Accessible reference voltage
- VDD undervoltage lockout
$-40^{\circ} \mathrm{C}$ to $105^{\circ} \mathrm{C}$ operating temperature
- 10 lead MSOP package. Lead free package available. Fully WEEE and RoHS compliant


## Applications

- Telecom equipment and power supplies
- Networking power supplies
- Power over LAN applications
- Industrial power supplies
- Isolated power supplies


## Typical Application Circuit



## POWER MANAGEMENT

## Absolute Maximum Ratings

Exceeding the specifications below may result in permanent damage to the device, or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not implied.

| Parameter | Symbol | Maximum | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage | $\mathrm{V}_{\text {DD }}$ | 19 | V |
| Supply Current | $\mathrm{I}_{\text {DD }}$ | 25 | mA |
| SS, UVLO, DMAX, RCT |  | -0.3 V to $\mathrm{V}_{\text {REF }}+0.3 \mathrm{~V}$ | V |
| Current VREF | $\mathrm{I}_{\text {REF }}$ | 15 | mA |
| Current LUVLO | $\mathrm{I}_{\text {LUvLO }}$ | -1 | mA |
| Storage Temperature Range | $\mathrm{T}_{\text {STG }}$ | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Junction Temperature | $\mathrm{T}_{\mathrm{J}}$ | -40 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Thermal Resistance | $\theta_{\text {JA }}$ | 113 | ${ }^{\circ} \mathrm{CM}$ |
| Lead Temperature (Soldering) 10 Sec. | $\mathrm{T}_{\text {LEAD }}$ | ${ }^{\circ}$ | ${ }^{\circ} \mathrm{C}$ |
| ESD Rating (Human body model) | ESD | 2 | kV |

## Electrical Characteristics

Unless specified: $V_{D D}=12 \mathrm{~V}, \mathrm{C}_{\mathrm{SS}}=1 \mathrm{nF}, \mathrm{F}_{\mathrm{OSC}}=500 \mathrm{kHz}, \mathrm{R}_{\mathrm{T}}=10 \mathrm{~K}, \mathrm{C}_{\mathrm{T}}=100 \mathrm{pF}, \mathrm{D}_{\mathrm{MAX}}=2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$.

| Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Section |  |  |  |  |  |
| VDD Clamp | $B$ version | 16 | 17.5 | 19 | V |
| $I_{\text {D }}$ |  |  | 1.5 | 2.5 | mA |
| $\mathrm{I}_{\text {D }}$ Starting |  |  |  | 110 | $\mu \mathrm{A}$ |
| UVLO Section (A version) |  |  |  |  |  |
| Start Threshold |  | 4.35 |  | 4.5 | V |
| Hysteresis |  |  |  | 0.3 | V |
| UVLO Section (B version) |  |  |  |  |  |
| Start Threshold |  | 11 |  | 12 | V |
| Hysteresis |  |  |  | 4 | V |
| UVLO Section (C version) |  |  |  |  |  |
| Start Threshold |  | 6.55 |  | 6.95 | V |
| Hysteresis |  |  |  | 0.75 | V |
| VREF Section |  |  |  |  |  |
| VREF (A version) | 0-5mA | -3\% | 4 | +3\% | V |
| VREF (B, C version) | 0-5mA | -3\% | 5 | +3\% | V |

## POWER MANAGEMENT

## Electrical Characteristics (Cont.)

Unless specified: $\mathrm{V}_{\mathrm{DD}}=12 \mathrm{~V}, \mathrm{C}_{\mathrm{SS}}=1 \mathrm{nF}, \mathrm{F}_{\mathrm{OSC}}=500 \mathrm{kHz}, \mathrm{R}_{\mathrm{T}}=10 \mathrm{~K}, \mathrm{C}_{\mathrm{T}}=100 \mathrm{pF}, \mathrm{D}_{\mathrm{MAX}}=2 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{J}}=-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$.

| Parameter | Test Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Line Under Voltage Lockout |  |  |  |  |  |
| Start Threshold | $\mathrm{R}_{\mathrm{A}}=61.9 \mathrm{k}, \mathrm{R}_{\mathrm{B}}=10 \mathrm{k}$ | -3\% | 3 | -3\% | V |
| Hysteresis | $\mathrm{R}_{\mathrm{A}}=61.9 \mathrm{k}, \mathrm{R}_{\mathrm{B}}=10 \mathrm{k}$ |  | 150 |  | mV |
| Input Bias Current | LUVLO $=3.2 \mathrm{~V}$ |  | -100 | -250 | nA |
| Comparator Section |  |  |  |  |  |
| IFB | Output Off |  | -100 |  | nA |
| Comparator Threshold (A, B version) |  | 570 | 600 | 630 | mV |
| Comparator Threshold (C version) |  | 950 | 1000 | 1050 | mV |
| OUT Propagation Delay (No Load) | $\mathrm{V}_{\mathrm{FB}}=0.8 \mathrm{~V}$ to 1.2 V at $\mathrm{T}_{\mathrm{R}}=10 \mathrm{~ns}$ |  | 75 | 100 | ns |
| Soft Start Section |  |  |  |  |  |
| $\mathrm{I}_{\text {ss }}$ | $V_{\text {SS }}=0 \mathrm{~V} ;-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{a}}+105^{\circ} \mathrm{C}$ | -2 |  | -8.0 | $\mu \mathrm{A}$ |
| Shutdown Threshold (A, B version) |  | 300 | 340 |  | mV |
| Shutdown Threshold (C version) |  | 440 | 500 |  | mV |

## Oscillator Section

| Frequency range |  | 50 |  | 1100 | kHz |
| :---: | :---: | :---: | :---: | :---: | :---: |
| RCT Peak Voltage |  |  | 3.00 |  | V |
| RCT Valley Voltage |  |  | 0.05 |  | V |
| Minimum Duty Cycle Pulse Width | $\mathrm{V}_{\mathrm{FB}}=2 \mathrm{~V}$ |  | 50 |  | ns |
| Maximum Duty Cycle |  |  | 90 |  | \% |
| Sync/CLOCK |  |  |  |  |  |
| Clock SYNC Threshold | Positive Edge Triggered |  | 2.1 |  | V |
| Minimum Sync Input Pulse Width | $\mathrm{F}_{\text {STWC }}>$ Fosc |  |  | 50 | ns |
| Output Section |  |  |  |  |  |
| Output VSAT Low | $\mathrm{l}_{\text {OUT }}=1 \mathrm{~mA}$ |  |  | 500 | mV |
| Output VSAT High | $\mathrm{l}_{\text {OUT }}=1 \mathrm{~mA}$ | $V_{\text {REF }}-0.5$ |  |  | V |
| Rise Time | $\mathrm{C}_{\text {OUT }}=20 \mathrm{pF}$ |  | 10 | 25 | ns |
| Fall Time | $\mathrm{C}_{\text {out }}=20 \mathrm{pF}$ |  | 10 | 25 | ns |

## POWER MANAGEMENT

## Pin Configuration

Top View


MSOP-10

Ordering Information

| Part Number | Package ${ }^{(1)}$ | Temp. Range ( $\mathrm{T}_{\mathrm{J}}$ ) |
| :---: | :---: | :---: |
| SC4809AIMSTR | MSOP-10 | $-40^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| SC4809AIMSTRT ${ }^{(2)}$ |  |  |
| SC4809BIMSTR |  |  |
| SC4809BIMSTRT ${ }^{(2)}$ |  |  |
| SC4809CIMSTR |  |  |
| SC4809CIMSTRT ${ }^{(2)}$ |  |  |

Notes:
(1) Only available in tape and reel packaging. A reel contains 2500 devices.
(2) Lead free product. This product is fully WEEE and RoHS compliant.

## POWER MANAGEMENT

## Pin Descriptions

FB: This pin is the summing node for current sense feedback, voltage sense feedback (by optocoupler) and slope compensation. Slope compensation is derived from the rising voltage at the time capacitor and can be buffered with an external small signal NPN transistor. External high frequency filter capacitance applied from this node to GND is discharged by an internal $250 \Omega$ on-resistance NMOS FET during PWM off-time and offers effective leading edge blanking set by the RC time constant of the feedback resistance from the current sense resistor to the FB input and the high frequency filter capacitor capacitance at this node to GND.

GND: Reference ground and power ground for all functions.

OUT: This pin is the logic level drive output to the external MOSFET driver circuit (similar to SC1301).

VREF: The internal 4V (A) / 5V (B \& C) reference output. This reference is buffered and is available on the VREF pin. VREF should be bypassed with a $0.47-1.0 \mu \mathrm{~F}$ ceramic capacitor.

RCT: The oscillator frequency is configured by connecting resistor RT from VREF to RCT and capacitor CT from RCT to ground. Using the equation below values for RT and CT can be selected to provide the desired OUT frequency.

$$
F=\frac{1}{-\left[R T \cdot C T \cdot \ln \left(1-\frac{V_{P-K}}{V_{R E F}}\right)\right]}
$$

where $\mathrm{V}_{\mathrm{p}-\mathrm{K}}=\mathrm{RCT}$ peak voltage

DMAX: Duty cycle up to $98 \%$ can be programmed via R4 and R5 (the resistor divider from Vref in the Application Circuit). When DMAX pin is taken above 3V, 100\% duty cycle is achieved.

SS: This pin serves two functions. The soft start timing capacitor connects to SS and is charged by an internal $8 \mu \mathrm{~A}$ current source. Under normal soft start SS is discharged to less than 1V and then ramps positive to 1V during which time the output driver is held low. As SS charges from 1 V to 2 V , soft start is implemented by an increasing output duty cycle. If SS is taken below shutdown threshold, the output driver is inhibited and held low. The user accessible voltage reference also goes low and IDD < 100 $\mu$ A.

VDD: The power input connection for this device. This pin is shunt regulated at 17.5 V which is sufficiently below the voltage rating of the DMOS output driver stage. VDD should be bypassed with a $1 \mu \mathrm{~F}$ ceramic capacitor.

LUVLO: Line undervoltage lock out pin. An external resistive divider will program the undervoltage lock out level. During the LUVLO, the Driver outputs are disabled and the softstart is reset.

SYNC: SYNC is a positive edge triggered input with a threshold set to 2.1 V . In the Bi-Phase operation mode the SYNC pin should be connected to the CT
(Timing Capacitor) of the second controller. This will force a out of phase operation. In a single controller operation, SYNC could be grounded or connected to an external synchronization clock with a frequency higher than the on-board oscillator frequency. The external OSC frequency should be $30 \%$ greater for guaranteed SYNC operation.

## POWER MANAGEMENT

## Block Diagram



Marking Information

| Top Mark | Top Mark | Top Mark |
| :---: | :---: | :---: |
| AFOA |  | - |
|  | AFOB $y y w n$ | AFOC y $w$ w |
| Bottom Mark |  | - إロロ |
| - | Bottom Mark | Bottom Mark |
| xxxx xxxx | ¢ $\times$ ¢xx |  |
| xxxx | xxxx | ${ }_{\text {xxxx }}^{\text {xxx }}$ |
| Part Number (Example: 1456) <br> yyww = Datecode (Example: 0012) <br> xxxxx = Semtech Lot \# (Example: E901 |  |  |
|  |  |  |
|  |  |  |
| xxxxx = 01-1) |  |  |

## POWER MANAGEMENT

Applications Information
Flyback, 90V - 300V to 5V @ 1A typ.


## POWER MANAGEMENT

## Application Information

The flyback power stage is very popular in 48 V input telecom applications for output power levels up to approximately 50 watts. The exact power rating of the flyback power stage, of course, is dependent on the input voltage/output voltage combination, its operating environment and many other factors. Additional output voltages can be generated easily by simply adding another winding to the coupled inductor along with an output diode and output capacitor. Obtaining multiple output voltages from a single power stage is another advantage of the flyback power stage.

A simplified schematic of the flyback power stage with a drive circuit block included is shown in Figure 1. In the schematic shown, the secondary winding of the coupled inductor is connected to produce output voltage. The power switch, Q1, is an N-channel MOSFET. The secondary inductance, $L_{\text {sEC }}$ and capacitor C , make up the output filter, The resistor R, represents the load seen by the power supply output.


Figure 1: Flyback Power Converter
The important waveforms of the flyback power stage operating in DCM are shown in Figure 2.


Figure 2: Discontinuous Mode Flyback Waveforms
The simplified voltage conversion relationship for the flyback power stage operating in CCM is given by:

$$
V_{o}=V_{1} \cdot \frac{N_{S}}{N_{p}} \cdot \frac{D}{1-D}
$$

The simplified voltage conversion relationship for the flyback power stage operating in DCM is given by:

$$
V_{o}=V_{1} \cdot \frac{N_{S}}{N_{p}} \cdot \frac{D}{\sqrt{K}}
$$

Where K is defined as:

$$
\mathrm{K}=\frac{2 \cdot \mathrm{~L}_{\mathrm{SEC}}}{\mathrm{R} \cdot \mathrm{~T}_{\mathrm{S}}}
$$

## POWER MANAGEMENT

## Application Information (Cont.)

Control-to-Output transfer function for the flyback power stage operating in CCM is given by:

$$
\frac{d V_{o}}{d D}=\frac{V_{1}}{(1-D)^{2}} \cdot \frac{N_{s}}{N_{p}} \cdot \frac{\left(1+\frac{S}{\omega_{z 1}}\right) \cdot\left(1-\frac{S}{\omega_{z 2}}\right)}{1+\frac{S}{\omega_{0} \cdot Q}+\frac{S^{2}}{\omega_{0}^{2}}}
$$

where:

$$
\begin{aligned}
& \omega z 1=\frac{1}{R_{C} \cdot C} \\
& \omega_{z 2} \approx \frac{(1-D)^{2} \cdot R}{D \cdot L_{\text {SEC }}} \\
& \omega_{\mathrm{O}} \approx \frac{1-D}{\sqrt{L_{\text {SEC }} \cdot \mathrm{C}}} \\
& Q \approx \frac{(1-\mathrm{D}) \times \mathrm{R}}{\sqrt{\frac{\mathrm{~L}_{\mathrm{SEC}}}{C}}}
\end{aligned}
$$

Control-to Output transfer function for the flyback power stage operating in DCM is given by:

$$
\frac{d V_{o}}{d D}=V_{1} \cdot \frac{N_{s}}{N_{p}} \cdot \sqrt{\frac{R \cdot T_{s}}{2 \cdot L_{S E C}}} \cdot \frac{1}{1+\frac{S}{\omega_{\mathrm{p}}}}
$$

where:

$$
\omega_{\mathrm{P}}=\frac{2}{\mathrm{R} \cdot \mathrm{C}}
$$

Peak current mode control requires simpler compensation, has pulse-by-pulse current limiting, and has better load current regulation. Primary and secondary RMS currents can be up to two times higher for discontinuous mode than for CCM. Discontinuous conduction mode would require using a transistor with a higher current rating. Because the output ripple current is less than it would be continuous mode were used, the output capacitors are smaller. Continuous conduction mode (CCM) was therefore chosen.

The DC transfer function of a CCM flyback converter is:

$$
\frac{V_{0}+V_{D}}{V_{\mathbb{I N}(\min )}-V_{R d s(o n)}}=\frac{1}{N} \cdot\left(\frac{D_{\max }}{1-D_{\max }}\right)
$$

where $\mathrm{V}_{0}=$ output voltage,
$V_{D}=$ forward voltage drop across rectifier D1,
$\mathrm{N}=$ turns ratio, equal to $\mathrm{N}_{\mathrm{p}} / \mathrm{N}_{\mathrm{s}}$,
D = duty cycle.

## Transformer Design

The transformer in a flyback converter is actually a coupled inductor with multiple windings. Transformers provide coupling and isolation whereas inductors provide energy storage. The energy stored in the air gap of the inductor is equal to:

$$
\mathrm{E}=\frac{\mathrm{L}_{\mathrm{P}} \bullet\left(\mathrm{l}_{\text {PEAK }}\right)^{2}}{2}
$$

where $E$ is in Joules, $L_{p}$ is the primary inductance in Henries, and $\mathrm{I}_{\text {Peak }}$ is the primary peak current in Amperes. When the switch is on, D1 is reverse biased due to the dot configuration of the transformer. No current flows in the secondary windings and the current in the primary winding ramps up at a rate of:

$$
\frac{\Delta L_{\mathrm{L}}}{\Delta \mathrm{t}}=\frac{V_{\mathbb{I N ( m i n )}}-V_{\text {Rds(on) }}}{L_{P}}
$$

The output capacitor, $\mathrm{C}_{\text {out }}$, supplies all of the load current at this time. Because the converter is operating in the continuous conduction mode, $\Delta I_{\llcorner }$is the change in the inductor current which appears as a positive slope ramp on a step. The step is present because there is still current left in the secondary windings when the primary turns on. When the switch turns off, current flows through the secondary winding and D1 as a negative ramp on a step, replenishing $\mathrm{C}_{\text {out }}$ and supplying current directly to the load.

## POWER MANAGEMENT

## Application Information (Cont.)

The primary inductance can be calculated given an acceptable current ripple, $\Delta \mathrm{I}_{\llcorner }$. $\Delta \mathrm{I}_{\mathrm{L}}$ was set to equal onehalf the peak primary current. For a CCM flyback design, the peak primary current is calculated:

$$
I_{\text {PEAK }}=\left(\frac{\mathrm{I}_{\mathrm{OUT}(\text { max }}}{\mathrm{N}}\right) \cdot\left(\frac{1}{1-\mathrm{D}_{\max }}\right)+\frac{\Delta \mathrm{I}_{\mathrm{L}}}{2}
$$

Because the converter is operating in the continuous mode, the maximum peak flux density $\mathrm{B}_{\text {MAX }}$, is limited by the saturation flux density, $\mathrm{B}_{\text {SAT }}$. Taking all this into consideration, the maximum core size is determined by.

$$
\mathrm{AP}=\left(\frac{\mathrm{L}_{\mathrm{P}} \bullet \mathrm{I}_{\text {PEAK }} \bullet \mathrm{I}_{\text {RMS }} \bullet 10^{4}}{420 \bullet \mathrm{k} \bullet \mathrm{~B}_{\text {MAX }}}\right)^{1.31}
$$

where $A P=$ the core area product in $\mathrm{cm}^{4}$,
$k=$ winding factor,
$B_{\text {MAX }} \approx B_{S A T}$,
The result is compared to the product of the winding area, Aw ( $\mathrm{cm}^{2}$ ), and effective core area, $\mathrm{Ae}\left(\mathrm{cm}^{2}\right)$, listed in the core manufacturer's data sheet.

The minimum number of primary turns is determined by:

$$
N_{P}=\frac{\mathrm{L}_{\mathrm{P}} \bullet \mathrm{l}_{\mathrm{PEAK}} \bullet 10^{4}}{\mathrm{~B}_{\mathrm{MAX}} \bullet \mathrm{Ae}}
$$

Based upon this result and the predetermined turns ratio, the number of secondary turns is established.

The energy stored in the flyback transformer is actually stored in an air gap in the core. This is because the high permeability of the ferrite material can't store much energy without saturating first. By adding an air gap, the hysteresis curve of the magnetic material is actually tilted, requiring a much higher field strength to saturate the core. The length of the air gap is calculated by:

$$
\ell_{g}=\frac{\mu_{0} \bullet \mu_{\mathrm{r}} \bullet\left(\mathrm{~N}_{\mathrm{P}}\right)^{2} \cdot \mathrm{Ae} \cdot 10^{-2}}{L_{\mathrm{P}}}
$$

## MOSFET Selection

The switching element in a flyback converter must have a voltage rating high enough to handle the maximum input voltage and the reflected secondary voltage, not to mention any leakage inductance induced spike that is inevitably present. Approximate the required voltage rating of the MOSFET using.
$\mathrm{V}_{\mathrm{ds}}=\left[\left(\mathrm{V}_{\mathrm{IN}(\max )}+\mathrm{V}_{\mathrm{L}}\right)+\left(\frac{\mathrm{N}_{\mathrm{P}}}{\mathrm{N}_{\mathrm{s}}}\right) \cdot\left(\mathrm{V}_{\mathrm{O}}+\mathrm{V}_{\mathrm{D}}\right)\right] \cdot 1.3$
where $\mathrm{V}_{\mathrm{ds}}$ = the required drain to source voltage rating of the MOSFET,
$V_{L}=$ the voltage spike due to the leakage inductance of the transformer, estimated to be thirty percent of $\mathrm{V}_{\text {IN(MAX) }}$, and the additions 1.3 factor includes an overall thirty percent margin.

This FET will experience both switching and conduction losses. The conduction losses will be equal to the $I^{2} R$ losses, as shown by:

$$
\mathrm{P}_{\mathrm{COND}}=\left(\mathrm{I}_{\mathrm{RMS}}\right)^{2} \cdot \mathrm{R}_{\mathrm{DS}(\mathrm{ON})}
$$

Switching losses are the result of overlapping drain current and drain to source voltage at turn on and turn off.

The total switching losses are estimated based on equation:

$$
\mathrm{P}_{\mathrm{sw}}=\frac{\mathrm{C}_{\mathrm{OSS}} \bullet\left(\mathrm{~V}_{\mathrm{DS}}\right)^{2} \bullet \mathrm{f}_{\mathrm{SW}}}{2}+\mathrm{V}_{\mathrm{DS}} \bullet \mathrm{I}_{\mathrm{PEAK}} \bullet \mathrm{t}_{\mathrm{ch}} \bullet \mathrm{f}_{\mathrm{sw}}
$$

where $t_{c h}$ :
$t_{c H}=\frac{Q_{g d} \bullet R_{g}}{V D D-V_{g s(t h)}}$

## Diode Selection

Schottky rectifiers have a lower forward voltage drop than typical PN devices, making it the rectifier of choice when considering reducing converter losses and improving overall efficiency. Selecting the appropriate Schottky for a specific application depends mainly on the working peak reverse voltage rating and peak repetitive forward current.

## POWER MANAGEMENT

## Application Information (Cont.)

## Input and Output Capacitors

The input capacitors are chosen based upon their ripple current rating and their rated voltage. The actual capacitor value is not that critical as long as the minimum capacitance gives an acceptable ripple voltage determined by the following equation:

$$
\mathrm{C}_{\mathrm{MIN}}=\frac{\mathrm{I}_{\mathrm{RMS}}}{8 \bullet \mathrm{f}_{\mathrm{SW}} \bullet \Delta \mathrm{~V}}
$$

The output capacitors are also chosen based upon their low equivalent series resistance (ESR), ripple current and voltage ratings. The ripple current that the output capacitor experiences is a result of supplying the load current during the FET conduction time and its charging current during the FET off-time.

## Voltage Feedback

The FB pin of the SC4809 sums the voltage feedback signal to the current sense signal and any added slope compensation. The voltage feedback signal is from an optocoupler, which is driven from an error amplifier on the secondary side of the converter. The signal from the optocoupler is designed to trip the FB threshold of the SC4809 internal comparator when the output voltage exceeds its specified limit.

## Current Limit

Selection of the current sense resistor is accomplished by dividing the FB threshold value by the peak primary current at the desired current limit point. This groundreferenced $\mathrm{R}_{\text {SENSE }}$ must be a low inductance type and have a rated power level to meet the $\left(I_{\text {RMS }}\right)^{2} \cdot R_{\text {SENSE }}$ requirement.

Current spikes caused by the leakage inductance of the flyback transformer and the reverse recovery of the diode could trip the current sense latch and prematurely shut off the output. This unwanted spike can be suppressed by adding a small RC filter for effective leading edge blanking.

## Slope Compensation

Sensing peak inductor current instead of average inductor current results in a loop response that is Less than ideal. Adding slope compensation to the current signal cancels this error by maintaining a constant average current independent of duty cycle. Slope compensation is required for open loop stability in a current mode system with $50 \%$ or greater duty cycles, but will benefit any current mode application at the cost of a few small parts.

## Loop Compensation

The continuous current mode flyback will contain a right-half-plane (RHP) zero in its transfer function. Any increase in load current will require the primary peak inductor current to increase. The duty cycle must increase to accomplish this. In a flyback converter, the inductor current flows to the output only when the FET is off and the diode is conducting. Increasing the duty cycle increases the FET condition time but decreases the diode conduction time. The result of this is the average diode current, the current that supplies the load, actually decreases. This is a temporary situation; as the inductor current rises, the diode current eventually reaches its proper value. The condition where the average diode current must actually decrease before it can increase is referred to as a right-half-plane zero. To complicate matters, this zero contributes a phase lag, not a phase lead as a normal zero would. This zero moves in frequency as a function of load and input voltage, making it impossible to cancel out by the insertion of a pole.
$\mathrm{f}_{\text {RHPZERO }}=\frac{\mathrm{N} \cdot \mathrm{V}_{\text {IN }}{ }^{2}}{2 \bullet \pi \bullet \mathrm{R}_{\text {OUT }} \cdot \mathrm{L}_{\mathrm{P}} \bullet\left(\mathrm{V}_{\text {IN }}+\mathrm{N} \bullet \mathrm{V}_{\text {OUT }}\right)}$

The easiest way to deal with a right-half-plane zero is to roll off the loop gain at a relatively low frequency using simple dominant pole compensation. Unfortunately, the result of this is poor dynamic response.

The primary goal of the compensation network is to provide good line and load regulation and dynamic response. These objectives are best met by providing high gain at low frequencies for good DC regulation and high bandwidth for good transient response. Optimum closed loop performance can only be achieved by first

## POWER MANAGEMENT

## Application Information (Cont.)

knowing what the transfer characteristic of the PWM and switching circuit looks like. Constructing a Bode plot of the known poles and zeros in the power stage does this. Bode plots give a visual interpretation of the gain versus frequency and phase versus frequency characteristics of a system. In the gain plot, the gain shown at each frequency represents the amount by which the feedback loop will reduce a disturbance at that frequency.

Besides the RHP zero, the output capacitor and the load contribute a pole and the output capacitor alone will contribute a zero based upon its ESR.

$$
f_{\text {pole }}=\frac{1+D}{2 \bullet \pi \bullet R_{\text {OUT }} \bullet C_{\text {OUT }}}
$$

$$
\mathrm{f}_{\text {zero }}=\frac{1}{2 \pi \bullet \mathrm{ESR} \bullet \mathrm{C}_{\mathrm{out}}}
$$

The control to output gain is calculated by:
GAIN $=20 \bullet \log \bullet\left[\frac{\mathrm{I}_{\text {SC }} \bullet \mathrm{R}_{\text {OUT }} \cdot \mathrm{V}_{\text {IN }}}{\mathrm{V}_{\mathrm{C}} \bullet(1-\mathrm{D}) \cdot\left(2 \bullet \mathrm{~N} \cdot \mathrm{~V}_{\mathrm{O}}+\mathrm{V}_{\text {IN }}\right)}\right]$
Once the frequency response of the uncompensated system is determined, the next step is to determine what compensation is needed around the error amplifier for optimum performance. As stated earlier, optimum performance requires a high gain at low frequencies for good DC regulation and high bandwidth for good transient response. The crossover frequency, $\mathrm{f}_{\mathrm{c}}$, is the frequency at which the gain magnitude equals OdB. High bandwidth is achieved by having the highest possible $f_{c}$. Because of the RHP zero, the highest possible crossover frequency is limited to $\mathrm{f}_{\text {RHPZERd }} / \pi$. The phase margin, or the amount the phase lag measures at $\mathrm{f}_{\mathrm{c}}$ less $180^{\circ}$, should be at least $45^{\circ}$ for good transient response with little overshoot. The magnitude of the gain at the frequency where the phase plot measures $-180^{\circ}$ is referred to as the gain margin. If the slope of the gain plot is -2 , or $-40 \mathrm{~dB} / \mathrm{decade}$, at low frequencies, it much transition to a $-20 \mathrm{~dB} /$ decade slope, also known as a -1 slope, one decade before crossing the OdB point. If the slope remains at the -2 slope the resultant gain margin would be too small causing sever underdamped oscillations at fc.

The scheme shown below will handle most compensation requirements. There is a pole at the origin which contributes a -1 slope in the gain plot, a low frequency zero, $f_{\text {Eazzro }}$ flattens out the slope so the mid-range gain is equal to Rf/Ri. A high frequency pole, $f_{\text {EApole }}$ helps suppress any high frequency noise from propagating through the system. Rd forms a voltage divider with Ri and provides a DC offset.

$$
\begin{aligned}
& \mathrm{f}_{\text {EAZERO }}=\frac{1}{2 \bullet \pi \bullet \mathrm{R}_{\mathrm{f}} \bullet \mathrm{C}_{\mathrm{f}}} \\
& \mathrm{f}_{\text {EAPOLE }}=\frac{1}{2 \bullet \pi \bullet \mathrm{R}_{\mathrm{f}} \bullet \mathrm{C}_{\mathrm{p}}}
\end{aligned}
$$



By combining the Bode plots of the PWM and power stage with the error amplifier compensation, a plot of the entire system is realized.

## POWER MANAGEMENT



SC4809A/B/C

POWER MANAGEMENT
Evaluation Board Schematic



Top


Bottom

## POWER MANAGEMENT

## Outline Drawing - MSOP-10



Land Pattern - MSOP-10


## Contact Information <br> (

NOTES:

## Semtech Corporation

Power Management Products Division 200 Flynn Road, Camarillo, CA 93012
Phone: (805)498-2111 FAX (805)498-3804

