

## TLE42794

Low Dropout Fixed Voltage Regulator

TLE42794G TLE42794GM TLE42794E

## **Data Sheet**

Rev. 1.2, 2014-07-03

# **Automotive Power**



### Low Dropout Fixed Voltage Regulator

#### **TLE42794**





## 1 Overview

#### **Features**

- Output Voltage 5 V ± 2%
- Ouput Current up to 150 mA
- · Very low Current Consumption
- Early Warning
- Power-on and Undervoltage Reset with Programmable Delay Time
- Reset Low Down to  $V_{\rm O}$  = 1 V
- Adjustable Reset Threshold
- · Very Low Dropout Voltage
- · Output Current Limitation
- · Reverse Polarity Protection
- · Overtemperature Protection
- Suitable for Use in Automotive Electronics
- Wide Temperature Range from -40 °C up to 150 °C
- Input Voltage Range from -42 V to 45 V
- · Green Product (RoHS compliant)
- AEC Qualified

#### **Description**

The TLE42794 is a monolithic integrated low dropout voltage regulator, especially designed for automotive applications. An input voltage up to 45 V is regulated to an output voltage of 5.0 V. The component is able to drive loads up to 150 mA. It is short-circuit protected by the implemented current limitation and has an integrated overtemperature shutdown. A reset signal is generated for an output voltage  $V_{\rm Q,rt}$  of typically 4.65 V. This threshold can be decreased by an external resistor divider. The power-on reset delay time can be programmed by the external delay capacitor. The additional sense comparator provides an early warning function: Any voltage (e.g. the



PG-DSO-8



PG-DSO-14



PG-SSOP-14 exposed pad

| Туре       | Package                | Marking |
|------------|------------------------|---------|
| TLE42794G  | PG-DSO-8               | 42794G  |
| TLE42794GM | PG-DSO-14              | 42794GM |
| TLE42794E  | PG-SSOP-14 exposed pad | 42794E  |



Overview

input voltage) can be monitored, an under-voltage condition is indicated by setting the comparator's output to low. If pull-up resistors are desired at the outputs of the reset and the sense comparator, the TLE42694 with integrated pull-up reistors can be used instead of the TLE42794.

### **Dimensioning Information on External Components**

The input capacitor  $C_{l}$  is recommended for compensation of line influences. The output capacitor  $C_{Q}$  is necessary for the stability of the control loop.

#### **Circuit Description**

The control amplifier compares a reference voltage to a voltage that is proportional to the output voltage and drives the base of the series transistor via a buffer. Saturation control as a function of the load current prevents any oversaturation of the power element. The component also has a number of internal circuits for protection against:

- Overload
- Overtemperature
- Reverse polarity



**Block Diagram** 

## 2 Block Diagram



Figure 1 Block Diagram



**Pin Configuration** 

## 3 Pin Configuration

## 3.1 Pin Assignment TLE42794G (PG-DSO-8)



Figure 2 Pin Configuration (top view)

## 3.2 Pin Definitions and Functions TLE42794G (PG-DSO-8)

| Pin | Symbol | Function                                                                                                                                                                                                                                                                                                   |
|-----|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | I      | Input for compensating line influences, a capacitor to GND close to the IC terminals is recommended                                                                                                                                                                                                        |
| 2   | SI     | Sense Input connect the voltage to be monitored; connect to Q if the sense comparator is not needed                                                                                                                                                                                                        |
| 3   | RADJ   | Reset Threshold Adjust connect an external voltage divider to adjust reset threshold; connect to GND for using internal threshold                                                                                                                                                                          |
| 4   | D      | Reset Delay Timing connect a ceramic capacitor to GND for adjusting the reset delay time; leave open if the reset function is not needed                                                                                                                                                                   |
| 5   | GND    | Ground                                                                                                                                                                                                                                                                                                     |
| 6   | RO     | $\begin{tabular}{ll} \textbf{Reset Output} \\ \textbf{open collector output}; \textbf{ external pull-up resistor required}, \textbf{ respecting values given in} \\ \textbf{Reset Output External Pull-up Resistor to $V_Q$;} \\ \textbf{leave open if the reset function is not needed} \\ \end{tabular}$ |
| 7   | SO     | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                                      |
| 8   | Q      | Output block to GND with a capacitor close to the IC terminals, respecting the values given for its capacitance $C_{\rm Q}$ and ESR in "Functional Range" on Page 9                                                                                                                                        |



**Pin Configuration** 

## 3.3 Pin Assignment TLE42794GM (PG-DSO-14)



Figure 3 Pin Configuration (top view)

## 3.4 Pin Definitions and Functions TLE42794GM (PG-DSO-14)

| Pin        | Symbol | Function                                                                                                                                                         |
|------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | RADJ   | Reset Threshold Adjust                                                                                                                                           |
|            |        | connect an external voltage divider to adjust reset threshold;                                                                                                   |
|            |        | connect to GND for using internal threshold                                                                                                                      |
| 2          | D      | Reset Delay Timing                                                                                                                                               |
|            |        | connect a ceramic capacitor to GND for adjusting the reset delay time;                                                                                           |
|            |        | leave open if the reset function is not needed                                                                                                                   |
| 3, 4, 5, 6 | GND    | Ground                                                                                                                                                           |
|            |        | connect all pins to PCB and heatsink area                                                                                                                        |
| 7          | RO     | Reset Output                                                                                                                                                     |
|            |        | open collector output; external pull-up resistor required, respecting values given in                                                                            |
|            |        | Reset Output External Pull-up Resistor to $V_Q$ ;                                                                                                                |
|            |        | leave open if the reset function is not needed                                                                                                                   |
| 8          | so     | Sense Output                                                                                                                                                     |
|            |        | open collector output; external pull-up resistor required, respecting values given in                                                                            |
|            |        | Sense Output External Pull-up Resistor to $V_{Q}$ ;                                                                                                              |
|            |        | leave open if the sense comparator is not needed                                                                                                                 |
| 9          | Q      | Output                                                                                                                                                           |
|            |        | block to GND with a capacitor close to the IC terminals, respecting the values given for its capacitance $C_Q$ and ESR in the table "Functional Range" on Page 9 |
| 10, 11, 12 | GND    | Ground                                                                                                                                                           |
|            |        | connect all pins to PCB and heatsink area                                                                                                                        |
| 13         | I      | Input                                                                                                                                                            |
|            |        | for compensating line influences, a capacitor to GND close to the IC terminals is                                                                                |
|            |        | recommended                                                                                                                                                      |
| 14         | SI     | Sense Input                                                                                                                                                      |
|            |        | connect the voltage to be monitored;                                                                                                                             |
|            |        | connect to Q if the sense comparator is not needed                                                                                                               |



**Pin Configuration** 

## 3.5 Pin Assignment TLE42794E (PG-SSOP-14 exposed pad)



Figure 4 Pin Configuration (top view)

## 3.6 Pin Definitions and Functions TLE42794E (PG-SSOP-14 exposed pad)

| Pin       | Symbol | Function                                                                              |
|-----------|--------|---------------------------------------------------------------------------------------|
| 1         | RADJ   | Reset Threshold Adjust                                                                |
|           |        | connect an external voltage divider to adjust reset threshold;                        |
|           |        | connect to GND for using internal threshold                                           |
| 2, 5, 6   | n.c.   | not connected                                                                         |
| 3         | D      | Reset Delay Timing                                                                    |
|           |        | connect a ceramic capacitor to GND for adjusting the reset delay time;                |
|           |        | leave open if the reset function is not needed                                        |
| 4         | GND    | Ground                                                                                |
|           |        | connect all pins to PCB and heatsink area                                             |
| 7         | RO     | Reset Output                                                                          |
|           |        | open collector output; external pull-up resistor required, respecting values given in |
|           |        | Reset Output External Pull-up Resistor to $V_{Q}$ ;                                   |
|           |        | leave open if the reset function is not needed                                        |
| 8         | SO     | Sense Output                                                                          |
|           |        | open collector output; external pull-up resistor required, respecting values given in |
|           |        | Sense Output External Pull-up Resistor to $V_{Q}$ ;                                   |
|           |        | leave open if the sense comparator is not needed                                      |
| 9, 10, 12 | n.c.   | not connected                                                                         |
| 11        | Q      | Output                                                                                |
|           |        | block to GND with a capacitor close to the IC terminals, respecting the values given  |
|           |        | for its capacitance $C_{\rm Q}$ and ESR in the table "Functional Range" on Page 9     |
| 13        | I      | Input                                                                                 |
|           |        | for compensating line influences, a capacitor to GND close to the IC terminals is     |
|           |        | recommended                                                                           |
| 14        | SI     | Sense Input                                                                           |
|           |        | connect the voltage to be monitored;                                                  |
|           |        | connect to Q if the sense comparator is not needed                                    |



**General Product Characteristics** 

## 4 General Product Characteristics

## 4.1 Absolute Maximum Ratings

## Table 1 Absolute Maximum Ratings<sup>1)</sup>

-40 °C  $\leq$   $T_{\rm j}$   $\leq$  150 °C; all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                | Symbol                 |      | Value | s    | Unit | Note / Test Condition                                  | Number  |
|--------------------------|------------------------|------|-------|------|------|--------------------------------------------------------|---------|
|                          |                        | Min. | Тур.  | Max. |      |                                                        |         |
| Input, Sense Input       | <u> </u>               |      | Į.    |      |      |                                                        | 1       |
| Voltage                  | $V_{I}$                | -40  | _     | 45   | V    | _                                                      | P_4.1.1 |
| Output, Reset Output, S  | Sense Outpu            | t    |       | +    | -    |                                                        |         |
| Voltage                  | $V_{Q}$                | -0.3 | _     | 7    | V    | _                                                      | P_4.1.2 |
| Reset Delay, Reset Three | eshold                 |      | 1     | 1    |      |                                                        |         |
| Voltage                  | $V_{D}$                | -0.3 | _     | 7    | V    | _                                                      | P_4.1.3 |
| Temperature              |                        |      | 1     | 1    |      |                                                        |         |
| Junction Temperature     | $T_{\rm j}$            | -40  | _     | 150  | °C   | _                                                      | P_4.1.4 |
| Storage Temperature      | $T_{stg}$              | -50  | _     | 150  | °C   | -                                                      | P_4.1.5 |
| ESD Absorption           |                        |      |       |      |      |                                                        |         |
| ESD Absorption           | $V_{\mathrm{ESD,HBM}}$ | -2   | _     | 2    | kV   | Human Body Model (HBM) <sup>2)</sup>                   | P_4.1.6 |
| ESD Absorption           | $V_{\rm ESD,CDM}$      | -500 | _     | 500  | V    | Charge Device Model (CDM) <sup>3)</sup>                | P_4.1.7 |
| ESD Absorption           | $V_{\mathrm{ESD,CDM}}$ | -750 | _     | 750  | V    | Charge Device Model (CDM) <sup>3)</sup> at corner pins | P_4.1.8 |

<sup>1)</sup> not subject to production test, specified by design

### **Notes**

- 1. Stresses above the ones listed here may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- 2. Integrated protection functions are designed to prevent IC destruction under fault conditions described in the data sheet. Fault conditions are considered as "outside" normal operating range. Protection functions are not designed for continuous repetitive operation.

<sup>2)</sup> ESD susceptibility Human Body Model "HBM" according to AEC-Q100-002 - JESD22-A114

<sup>3)</sup> ESD susceptibility Charged Device Model "CDM" according to ESDA STM5.3.1



### **General Product Characteristics**

## 4.2 Functional Range

Table 2 Functional Range

| Parameter                                     | Symbol Values |      |      | s    | Unit | Note / Test Condition | Number  |
|-----------------------------------------------|---------------|------|------|------|------|-----------------------|---------|
|                                               |               | Min. | Тур. | Max. |      |                       |         |
| Input Voltage                                 | $V_1$         | 5.5  | _    | 45   | ٧    | _                     | P_4.2.1 |
| Output Capacitor's Requirements for Stability | $C_{Q}$       | 10   | -    | _    | μF   | _1)                   | P_4.2.2 |
| Output Capacitor's Requirements for Stability | $ESR(C_{Q})$  | _    | -    | 3    | Ω    | _2)                   | P_4.2.3 |
| Junction Temperature                          | $T_{\rm j}$   | -40  | _    | 150  | °C   | _                     | P_4.2.4 |

<sup>1)</sup> the minimum output capacitance requirement is applicable for a worst case capacitance tolerance of 30%

Note: Within the functional range the IC operates as described in the circuit description. The electrical characteristics are specified within the conditions given in the related electrical characteristics table.

<sup>2)</sup> relevant ESR value at f = 10 kHz



#### **General Product Characteristics**

### 4.3 Thermal Resistance

Table 3 Thermal Resistance

| Parameter                                 | Symbol      |      | Values | 3    | Unit | Note / Test Condition                                                       | Number   |
|-------------------------------------------|-------------|------|--------|------|------|-----------------------------------------------------------------------------|----------|
|                                           |             | Min. | Тур.   | Max. |      |                                                                             |          |
| TLE42794G (PG-DSO-8)                      |             | '    |        |      |      |                                                                             |          |
| Junction to Soldering Point <sup>1)</sup> | $R_{thJSP}$ | -    | 80     | _    | K/W  | measured to pin 5                                                           | P_4.3.1  |
| Junction to Ambient <sup>1)</sup>         | $R_{thJA}$  | _    | 113    | _    | K/W  | FR4 2s2p board <sup>2)</sup>                                                | P_4.3.2  |
| Junction to Ambient <sup>1)</sup>         | $R_{thJA}$  | _    | 172    | _    | K/W  | FR4 1s0p board, footprint only <sup>3)</sup>                                | P_4.3.3  |
| Junction to Ambient <sup>1)</sup>         | $R_{thJA}$  | _    | 142    | -    | K/W  | FR4 1s0p board,<br>300mm <sup>2</sup> heatsink area<br>on PCB <sup>3)</sup> | P_4.3.4  |
| Junction to Ambient <sup>1)</sup>         | $R_{thJA}$  | _    | 136    | -    | K/W  | FR4 1s0p board,<br>600mm <sup>2</sup> heatsink area<br>on PCB <sup>3)</sup> | P_4.3.5  |
| TLE42794GM (PG-DSO-14)                    |             | •    |        |      |      |                                                                             |          |
| Junction to Soldering Point <sup>1)</sup> | $R_{thJSP}$ | _    | 27     | _    | K/W  | measured to group of pins 3, 4, 5, 10, 11, 12                               | P_4.3.6  |
| Junction to Ambient <sup>1)</sup>         | $R_{thJA}$  | _    | 63     | _    | K/W  | FR4 2s2p board <sup>2)</sup>                                                | P_4.3.7  |
| Junction to Ambient <sup>1)</sup>         | $R_{thJA}$  | _    | 104    | _    | K/W  | FR4 1s0p board, footprint only <sup>3)</sup>                                | P_4.3.8  |
| Junction to Ambient <sup>1)</sup>         | $R_{thJA}$  | -    | 73     | -    | K/W  | FR4 1s0p board,<br>300mm <sup>2</sup> heatsink area<br>on PCB <sup>3)</sup> | P_4.3.9  |
| Junction to Ambient <sup>1)</sup>         | $R_{thJA}$  | -    | 65     | -    | K/W  | FR4 1s0p board,<br>600mm <sup>2</sup> heatsink area<br>on PCB <sup>3)</sup> | P_4.3.10 |
| TLE42794E (PG-SSOP-14 exp                 | posed pad)  | '    |        |      |      |                                                                             |          |
| Junction to Case <sup>1)</sup>            | $R_{thJC}$  | _    | 10     | _    | K/W  | measured to Exposed Pad                                                     | P_4.3.11 |
| Junction to Ambient <sup>1)</sup>         | $R_{thJA}$  | _    | 47     | _    | K/W  | FR4 2s2p board <sup>2)</sup>                                                | P_4.3.12 |
| Junction to Ambient <sup>1)</sup>         | $R_{thJA}$  | _    | 145    | _    | K/W  | FR4 1s0p board, footprint only <sup>3)</sup>                                | P_4.3.13 |
| Junction to Ambient <sup>1)</sup>         | $R_{thJA}$  | _    | 63     | _    | K/W  | FR4 1s0p board,<br>300mm <sup>2</sup> heatsink area<br>on PCB <sup>3)</sup> | P_4.3.14 |
| Junction to Ambient <sup>1)</sup>         | $R_{thJA}$  | _    | 53     | _    | K/W  | FR4 1s0p board,<br>600mm <sup>2</sup> heatsink area<br>on PCB <sup>3)</sup> | P_4.3.15 |

<sup>1)</sup> not subject to production test, specified by design

<sup>2)</sup> Specified  $R_{\text{thJA}}$  value is according to Jedec JESD51-2,-5,-7 at natural convection on FR4 2s2p board; The Product (Chip+Package) was simulated on a 76.2 x 114.3 x 1.5 mm³ board with 2 inner copper layers (2 x 70µm Cu, 2 x 35µm Cu). Where applicable a thermal via array under the exposed pad contacted the first inner copper layer.

<sup>3)</sup> Specified  $R_{\text{thJA}}$  value is according to JEDEC JESD 51-3 at natural convection on FR4 1s0p board; The Product (Chip+Package) was simulated on a 76.2 × 114.3 × 1.5 mm<sup>3</sup> board with 1 copper layer (1 x 70µm Cu).



## 5 Block Description and Electrical Characteristics

## 5.1 Voltage Regulator

The output voltage  $V_{\rm Q}$  is controlled by comparing a portion of it to an internal reference and driving a PNP pass transistor accordingly. The control loop stability depends on the output capacitor  $C_{\rm Q}$ , the load current, the chip temperature and the poles/zeros introduced by the integrated circuit. To ensure stable operation, the output capacitor's capacitance and its equivalent series resistor ESR requirements given in the table "Functional Range" on Page 9 have to be maintained. For details see also the typical performance graph "Output Capacitor Series Resistor ESR( $C_{\rm Q}$ ) versus Output Current  $C_{\rm Q}$ " on Page 14. As the output capacitor also has to buffer load steps it should be sized according to the application's needs.

An input capacitor  $C_l$  is strongly recommended to compensate line influences. Connect the capacitors close to the component's terminals.

A protection circuitry prevent the IC as well as the application from destruction in case of catastrophic events. These safeguards contain an output current limitation, a reverse polarity protection as well as a thermal shutdown in case of overtemperature.

In order to avoid excessive power dissipation that could never be handled by the pass element and the package, the maximum output current is decreased at input voltages above  $V_1$  = 22 V.

The thermal shutdown circuit prevents the IC from immediate destruction under fault conditions (e.g. output continuously short-circuited) by switching off the power stage. After the chip has cooled down, the regulator restarts. This leads to an oscillatory behaviour of the output voltage until the fault is removed. However, junction temperatures above 150 °C are outside the maximum ratings and therefore significantly reduce the IC's lifetime.

The TLE42794 allows a negative supply voltage. In this fault condition, small currents are flowing into the IC, increasing its junction temperature. This has to be considered for the thermal design, respecting that the thermal protection circuit is not operating during reverse polarity conditions.



Figure 5 Voltage Regulator



## 5.2 Electrical Characteristics Voltage Regulator

## Table 4 Electrical Characteristics Voltage Regulator

 $V_{\rm I}$  = 13.5 V, -40 °C ≤  $T_{\rm j}$  ≤ 150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                          | Symbol                   |      | Values | <b>3</b> | Unit | Note / Test Condition                                       | Number  |
|----------------------------------------------------|--------------------------|------|--------|----------|------|-------------------------------------------------------------|---------|
|                                                    |                          | Min. | Тур.   | Max.     |      |                                                             |         |
| Output Voltage                                     | $V_{Q}$                  | 4.9  | 5.0    | 5.1      | V    | 100 $\mu$ A < $I_{\rm Q}$ < 100 mA 6 V < $V_{\rm I}$ < 18 V | P_5.2.1 |
| Output Current Limitation                          | $I_{Q,max}$              | 150  | 200    | 500      | mA   | $V_{\rm Q}$ = 4.8V                                          | P_5.2.2 |
| Load Regulation steady-state                       | $\Delta V_{ m Q,  load}$ | -30  | -15    | _        | mV   | $I_{\rm Q}=$ 5 mA to 100 mA $V_{\rm I}=$ 6 V                | P_5.2.3 |
| Line Regulation steady-state                       | $\Delta V_{ m Q,  line}$ | _    | 10     | 40       | mV   | $V_{\rm I}$ = 6 V to 32 V<br>$I_{\rm Q}$ = 5 mA             | P_5.2.4 |
| Dropout Voltage <sup>1)</sup> $V_{dr} = V_1 - V_Q$ | $V_{dr}$                 | _    | 250    | 500      | mV   | I <sub>Q</sub> = 100 mA                                     | P_5.2.5 |
| Overtemperature Shutdown<br>Threshold              | $T_{j,sd}$               | 151  | -      | 200      | °C   | $T_{\rm j}$ increasing <sup>2)</sup>                        | P_5.2.6 |
| Overtemperature Shutdown<br>Threshold Hysteresis   | $T_{j,sdh}$              | _    | 15     | _        | °C   | $T_{\rm j}$ decreasing <sup>2)</sup>                        | P_5.2.7 |
| Power Supply Ripple Rejection <sup>2)</sup>        | PSRR                     | _    | 70     | _        | dB   | $f_{\text{ripple}}$ = 100 Hz $V_{\text{ripple}}$ = 0.5 Vpp  | P_5.2.8 |

<sup>1)</sup> measured when the output voltage  $V_{\rm Q}$  has dropped 100mV from the nominal value obtained at  $V_{\rm I}$  = 13.5V

<sup>2)</sup> not subject to production test, specified by design



## 5.3 Typical Performance Characteristics Voltage Regulator

# Output Voltage $V_{\rm Q}$ versus Junction Temperature $T_{ m J}$



# Power Supply Ripple Rejection PSRR versus ripple frequency $f_r$



# Output Current $I_{\rm Q}$ versus Input Voltage $V_{\rm I}$



Line Regulation  $\Delta V_{\mathrm{Q,line}}$  versus Input Voltage  $V_{\mathrm{I}}$ 





# Load Regulation $\Delta V_{\rm Q,load}$ versus Output Current $I_{\rm Q}$



## Output Capacitor Series Resistor $ESR(C_{\rm Q})$ versus Output Current $I_{\rm Q}$



Dropout Voltage  $V_{\mathrm{dr}}$  versus Output Current  $I_{\mathrm{Q}}$ 



Dropout Voltage  $V_{\rm dr}$  versus Junction Temperature  $T_{\rm i}$ 





## 5.4 Current Consumption

## Table 5 Electrical Characteristics Voltage Regulator

 $V_{\rm I}$  = 13.5 V, -40 °C ≤  $T_{\rm j}$  ≤ 150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                   | Symbol  | Symbol Va |      |      | Unit | <b>Note / Test Condition</b>                     | Number  |
|---------------------------------------------|---------|-----------|------|------|------|--------------------------------------------------|---------|
|                                             |         | Min.      | Тур. | Max. |      |                                                  |         |
| Current Consumption $I_q = I_Q - I_I$       | $I_{q}$ | _         | 210  | 280  | μΑ   | $I_{\rm Q}$ = 100 $\mu$ A<br>$T_{\rm i}$ = 25 °C | P_5.4.1 |
| Current Consumption $I_q = I_Q - I_I$       | $I_{q}$ | -         | 240  | 300  | μΑ   | $I_{\rm Q}$ = 100 µA<br>$T_{\rm j}$ ≤ 85 °C      | P_5.4.2 |
| Current Consumption $I_{q} = I_{Q} - I_{I}$ | $I_{q}$ | _         | 0.7  | 1    | mA   | I <sub>Q</sub> = 10 mA                           | P_5.4.3 |
| Current Consumption $I_{q} = I_{Q} - I_{I}$ | $I_{q}$ | -         | 3.5  | 8    | mA   | I <sub>Q</sub> = 50 mA                           | P_5.4.4 |



## 5.5 Typical Performance Characteristics Current Consumption

# Current Consumption $I_{\rm q}$ versus Output Current $I_{\rm Q}$ ( $I_{\rm Q}$ low)

## 09\_IQ\_IQ\_IQLOW.VSD 1,6 $V_1$ = 13.5 V 1,4 $T_i$ = 25 °C 1,2 1 0,8 0,6 0,4 0,2 0 0 5 15 20 25 $I_{\rm Q} [{\rm mA}]$

# Current Consumption $I_{\rm q}$ versus Output Current $I_{\rm Q}$



# Current Consumption $I_{\rm q}$ versus Input Voltage $V_{\rm l}$





#### 5.6 Reset Function

The reset function provides several features:

#### **Output Undervoltage Reset:**

An output undervoltage condition is indicated by setting the Reset Output RO to "low". This signal might be used to reset a microcontroller during low supply voltage.

#### **Power-On Reset Delay Time:**

The power-on reset delay time trd allows a microcontoller and oscillator to start up. This delay time is the time frame from exceeding the reset switching threshold  $V_{\rm RT}$  until the reset is released by switching the reset output "RO" from "low" to "high". The power-on reset delay time  $t_{\rm rd}$  is defined by an external delay capacitor  $C_{\rm D}$  connected to pin D charged by the delay capacitor charge current  $I_{\rm D,ch}$  starting from  $V_{\rm D}$  = 0 V.

If the application needs a power-on reset delay time  $t_{\rm rd}$  different from the value given in **Power On Reset Delay Time**, the delay capacitor's value can be derived from the specified values in **Power On Reset Delay Time** and the desired power-on delay time:

$$C_{\rm D} = \frac{t_{\rm rd, new}}{t_{\rm rd}} \times 47 \rm nF$$

with

- $C_{\rm D}$ : capacitance of the delay capacitor to be chosen
- t<sub>rd.new</sub>: desired power-on reset delay time
- t<sub>rd</sub>: power-on reset delay time specified in this datasheet

For a precise calculation also take the delay capacitor's tolerance into consideration.

#### **Reset Reaction Time:**

The reset reaction time avoids that short undervoltage spikes trigger an unwanted reset "low" signal. The reset reaction rime  $t_{\rm rr}$  considers the internal reaction time  $t_{\rm rr,int}$  and the discharge time  $t_{\rm rr,d}$  defined by the external delay capacitor  $C_{\rm D}$  (see typical performance graph for details). Hence, the total reset reaction time becomes:

$$t_{rr} = t_{rd, int} + t_{rr, d}$$

with

- t<sub>rr</sub>: reset reaction time
- t<sub>rr int</sub>: internal reset reaction time
- t<sub>rr.d</sub>: reset discharge

### Reset Output Pull-Up Resistor $R_{RO}$ :

The Reset Output RO is an open collector output requiring an external pull-up resistor. In **Table 6 "Electrical Characteristics Reset Function" on Page 19** a minimum value for the external resistor  $R_{RO}$  is given. Keep in mind to stay within the values specified for the Reset Output RO in **Table 1 "Absolute Maximum Ratings" on Page 8** 



#### **Reset Adjust Function**

The undervoltage reset switching threshold can be adjusted according to the application's needs by connecting an external voltage divider ( $R_{\rm ADJ1}$ ,  $R_{\rm ADJ2}$ ) at pin RADJ. For selecting the default threshold connect pin RADJ to GND.

When dimensioning the voltage divider, take into consideration that there will be an additional current constantly flowing through the resistors.

With a voltage divider connected, the reset switching threshold  $V_{\mathrm{RT,new}}$  is calculated as follows:

$$V_{RT, \text{ new}} = \frac{R_{ADJ, 1} + R_{ADJ, 2}}{R_{ADJ, 2}} \times V_{RADJ, \text{ th}}$$
(3)

with

- ullet  $V_{
  m RT,new}$ : the desired new reset switching threshold
- R<sub>ADJ1</sub>, R<sub>ADJ2</sub>: resistors of the external voltage divider
- $V_{\rm RADJ,th}$ : reset adjust switching threshold given in Table 6 "Electrical Characteristics Reset Function" on Page 19



Figure 6 Block Diagram Reset Function

Data Sheet 18 Rev. 1.2, 2014-07-03





Figure 7 Timing Diagram Reset

## Table 6 Electrical Characteristics Reset Function

 $V_{\rm I}$  = 13.5 V, -40 °C ≤  $T_{\rm j}$  ≤ 150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                                 | Symbol                  |        | Values |      | Unit | Note / Test Condition                   | Number  |
|-----------------------------------------------------------|-------------------------|--------|--------|------|------|-----------------------------------------|---------|
|                                                           |                         | Min.   | Тур.   | Max. |      |                                         |         |
| Output Undervoltage Reset                                 |                         |        |        | -    | 1    |                                         | - 11    |
| Default Output Undervoltage Reset<br>Switching Thresholds | $V_{RT}$                | 4.5    | 4.65   | 4.8  | V    | $V_{\mathrm{Q}}$ decreasing             | P_5.6.1 |
| Output Undervoltage Reset Thres                           | shold Adju              | ustmer | ıt     |      |      |                                         | - 11    |
| Reset Adjust<br>Switching Threshold                       | $V_{RADJ,th}$           | 1.26   | 1.35   | 1.44 | V    | $3.5 \text{ V} \le V_{Q} < 5 \text{ V}$ | P_5.6.2 |
| Reset Adjustment Range <sup>1)</sup>                      | $V_{\mathrm{RT,range}}$ | 3.50   | _      | 4.65 | V    | _                                       | P_5.6.3 |



### Table 6 Electrical Characteristics Reset Function (cont'd)

 $V_{\rm I}$  = 13.5 V, -40 °C ≤  $T_{\rm j}$  ≤ 150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                             | Symbol                 |      | Value | S    | Unit | Note / Test Condition                                                                                                         | Number   |
|-------------------------------------------------------|------------------------|------|-------|------|------|-------------------------------------------------------------------------------------------------------------------------------|----------|
|                                                       |                        | Min. | Тур.  | Max. |      |                                                                                                                               |          |
| Reset Output RO                                       |                        |      |       |      | · II | 1                                                                                                                             | 1        |
| Reset Output Low Voltage                              | $V_{RO,low}$           | _    | 0.1   | 0.4  | V    | 1 V ≤ $V_Q$ ≤ $V_{RT}$<br>external $R_{RO,ext}$ = 10 kΩ                                                                       | P_5.6.4  |
| Reset Output External Pull-up Resistor to $V_{\rm Q}$ | $R_{RO,ext}$           | 10   | _     | _    | kΩ   | $\begin{array}{l} 1~\mathrm{V} \leq V_{\mathrm{Q}} \leq V_{\mathrm{RT}}~;~V_{\mathrm{RO}} \leq \\ 0.4~\mathrm{V} \end{array}$ | P_5.6.5  |
| Reset Delay Timing                                    |                        |      |       |      |      |                                                                                                                               |          |
| Delay Pin Output Voltage                              | $V_{D}$                | _    | _     | 5    | V    | _                                                                                                                             | P_5.6.6  |
| Power On Reset Delay Time                             | $t_{\sf rd}$           | 17   | 28    | 39   | ms   | $C_{\rm D}$ = 100 nF                                                                                                          | P_5.6.7  |
| Upper Delay<br>Switching Threshold                    | $V_{DU}$               | _    | 1.8   | _    | V    | _                                                                                                                             | P_5.6.8  |
| Lower Delay<br>Switching Threshold                    | $V_{DL}$               | _    | 0.45  | -    | V    | -                                                                                                                             | P_5.6.9  |
| Delay Capacitor<br>Charge Current                     | $I_{D,ch}$             | _    | 6.5   | -    | μΑ   | <i>V</i> <sub>D</sub> = 1 V                                                                                                   | P_5.6.10 |
| Delay Capacitor<br>Reset Discharge Current            | $I_{D,dch}$            | _    | 70    | _    | mA   | V <sub>D</sub> = 1 V                                                                                                          | P_5.6.11 |
| Delay Capacitor Discharge Time                        | t <sub>rr, d</sub>     | -    | 1.9   | 3    | μs   | Calculated Value: $t_{\rm rr,d} = C_{\rm D}*(V_{\rm DU} - V_{\rm DL})/I_{\rm D,dch}$ $C_{\rm D}$ = 100 nF                     | P_5.6.12 |
| Internal Reset Reaction Time                          | t <sub>rr, int</sub>   | _    | 3     | 7    | μs   | $C_{\rm D}$ = 0 nF <sup>2)</sup>                                                                                              | P_5.6.13 |
| Reset Reaction Time                                   | t <sub>rr, total</sub> | _    | 4.9   | 10   | μs   | Calculated Value:<br>$t_{\text{rr, total}} = t_{\text{rr, int}} + t_{\text{rr,d}}$<br>CD = 100  nF                            | P_5.6.14 |

<sup>1)</sup>  $V_{\rm RT}$  is scaled linearly, in case the Reset Switching Threshold is modified

<sup>2)</sup> parameter not subject to production test; specified by design



## 5.7 Typical Performance Characteristics Reset

Power On Reset Delay Time  $t_{\rm rd}$  versus Junction Temperature  $T_{\rm i}$ 





## 5.8 Early Warning Function

The additional sense comparator provides an early warning function: Any voltage (e.g. the input voltage) can be monitored, an undervoltage condition is indicated by setting the comparator's output to low.



Figure 8 Sense Timing Diagram

## Table 7 Electrical Characteristics Early Warning Function

 $V_{\rm I}$  = 13.5 V, -40 °C ≤  $T_{\rm j}$  ≤ 150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                  | Symbol            |      | Value | s Unit |     | Note / Test Condition | Number  |
|----------------------------|-------------------|------|-------|--------|-----|-----------------------|---------|
|                            |                   | Min. | Тур.  | Max.   |     |                       |         |
| Sense Comparator Input     |                   |      | "     | U      | II. |                       |         |
| Sense Threshold High       | $V_{SI,high}$     | 1.24 | 1.31  | 1.38   | V   | _                     | P_5.8.1 |
| Sense Threshold Low        | $V_{SI,low}$      | 1.16 | 1.22  | 1.28   | V   | _                     | P_5.8.2 |
| Sense Switching Hysteresis | $V_{SI,hy}$       | 20   | 90    | 160    | mV  | _                     | P_5.8.3 |
| Sense Input Current        | $I_{\mathrm{SI}}$ | -1   | -0.1  | 1      | μA  | _                     | P_5.8.4 |



## Table 7 Electrical Characteristics Early Warning Function (cont'd)

 $V_{\rm I}$  = 13.5 V, -40 °C ≤  $T_{\rm j}$  ≤ 150 °C, all voltages with respect to ground, positive current flowing into pin (unless otherwise specified)

| Parameter                                             | Symbol                | Values |      |      | Unit | <b>Note / Test Condition</b>                                                                        | Number  |
|-------------------------------------------------------|-----------------------|--------|------|------|------|-----------------------------------------------------------------------------------------------------|---------|
|                                                       |                       | Min.   | Тур. | Max. |      |                                                                                                     |         |
| Sense Comparator Output                               |                       |        | 1    |      | 1    |                                                                                                     |         |
| Sense Output Low Voltage                              | $V_{\mathrm{SO,low}}$ | _      | 0.1  | 0.4  | V    | $V_{\rm SI} < V_{\rm SI,low}$<br>$V_{\rm I} > 5.5  {\rm V}$<br>$R_{\rm SO,ext} = 10  {\rm k}\Omega$ | P_5.8.5 |
| Sense Output External Pull-up Resistor to $V_{\rm Q}$ | $R_{SO,ext}$          | 10     | _    | _    | kΩ   | <i>V</i> 1 > 5.5 V<br><i>V</i> SO ≤ 0.4 V                                                           | P_5.8.6 |



## 6 Application Information

Note: The following information is given as a hint for the implementation of the device only and shall not be regarded as a description or warranty of a certain functionality, condition or quality of the device.

## 6.1 Application Diagram



Figure 9 Application Diagram with Selecting Default Reset Thresholds



Figure 10 Application Diagram with Reset Thresholds Adjustment



## 6.2 Selection of External Components

## 6.2.1 Input Pin

The typical input circuitry for a linear voltage regulator is shown in the application diagram above.

A ceramic capacitor at the input, in the range of 100 nF to 470 nF, is recommended to filter out the high frequency disturbances imposed by the line e.g. ISO pulses 3a/b. This capacitor must be placed very close to the input pin of the linear voltage regulator on the PCB.

An aluminum electrolytic capacitor in the range of 10  $\mu$ F to 470  $\mu$ F is recommended as an input buffer to smooth out high energy pulses, such as ISO pulse 2a. This capacitor should be placed close to the input pin of the linear voltage regulator on the PCB.

An overvoltage suppressor diode can be used to further suppress any high voltage beyond the maximum rating of the linear voltage regulator and protect the device against any damage due to over-voltage.

The external components at the input are not mandatory for the operation of the voltage regulator, but they are recommended in case of possible external disturbances.

## 6.2.2 Output Pin

An output capacitor is mandatory for the stability of linear voltage regulators.

The requirement to the output capacitor is given in "Thermal Resistance" on Page 10. The graph "Output Capacitor Series Resistor  $ESR(C_Q)$  versus Output Current  $I_Q$ " on Page 14 shows the stable operation range of the device.

TLE42794 is designed to be stable with extremely low ESR capacitors. According to the automotive environment, ceramic capacitors with X5R or X7R dielectrics are recommended.

The output capacitor should be placed as close as possible to the regulator's output and GND pins and on the same side of the PCB as the regulator itself.

In case of rapid transients of input voltage or load current, the capacitance should be dimensioned in accordance and verified in the real application that the output stability requirements are fulfilled.



#### 6.3 Thermal Considerations

Knowing the input voltage, the output voltage and the load profile of the application, the total power dissipation can be calculated:

$$P_{D} = (V_{I} - V_{O}) \times I_{O} + V_{I} \times I_{Q}$$

$$(4)$$

with

- P<sub>D</sub>: continuous power dissipation
- $V_1$ : input voltage
- $V_{\Omega}$ : output voltage
- I<sub>O</sub>: output current
- $I_q$ : quiescent current

The maximum acceptable thermal resistance  $R_{\mathrm{th,JA}}$  can then be calculated:

$$R_{thJA, max} = \frac{T_{j, max} - T_a}{P_D}$$
(5)

with

- $T_{\rm j,max}$ : maximum allowed junction temperature
- T<sub>a</sub>: ambient temperature

Based on the above calculation the proper PCB type and the necessary heat sink area can be determined with reference to the specification in "Thermal Resistance" on Page 10.

#### Example

Application conditions:

$$V_1 = 13.5 \text{ V}$$
  
 $V_0 = 5 \text{ V}$ 

$$I_{\rm Q}$$
 = 50 mA

$$T_{\rm a}$$
 = 105 °C

Calculation of  $R_{\text{th,IA max}}$ :

$$P_{\rm D} = (V_{\rm I} - V_{\rm Q}) \cdot I_{\rm Q} + V_{\rm I} \cdot I_{\rm q}$$
  
= (13.5 V - 5 V) \cdot 50 mA + 13.5 V \cdot 8 mA  
= 0.425 W + 0.108 W  
= 0.533 W  
 $R_{\rm thJA,max} = (T_{\rm j,max} - T_{\rm a}) / P_{\rm D}$   
= (150 °C - 105 °C) / 0.533 W  
= 84.4 K/W

As a result, the PCB design must ensure a thermal resistance  $R_{\rm thJA}$  lower than 84.4 K/W. By considering TLE42794E (PG-SSOP-14 EP package) and according to "Thermal Resistance" on Page 10, at least 300 mm² heatsink area is needed on the FR4 1s0p PCB, or the FR4 2s2p board can be used.



## 6.4 Reverse Polarity Protection

TLE42794 is self protected against reverse polarity faults and allows negative supply voltage. External reverse polarity diode is not needed. However, the absolute maximum ratings of the device as specified in "Absolute Maximum Ratings" on Page 8 must be kept.

The reverse voltage causes several small currents to flow into the IC hence increasing its junction temperature. As the thermal shut down circuitry does not work in the reverse polarity condition, designers have to consider this in their thermal design.

**Package Outlines** 

## 7 Package Outlines



Figure 11 PG-DSO-8



## **Package Outlines**



Figure 12 PG-DSO-14



**Package Outlines** 



Figure 13 PG-SSOP-14 exposed pad

#### **Green Product (RoHS compliant)**

To meet the world-wide customer requirements for environmentally friendly products and to be compliant with government regulations the device is available as a green product. Green products are RoHS-Compliant (i.e Pb-free finish on leads and suitable for Pb-free soldering according to IPC/JEDEC J-STD-020).



**Revision History** 

## 8 Revision History

| Revision       | Date       | Changes                                                                                                                                                           |  |  |  |  |
|----------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 1.2 2014-07-03 |            | "Application Information" on Page 24 added PG-SSOP-14 EP package outline updated                                                                                  |  |  |  |  |
| 1.1 2008-10-09 |            | package version TLE42794E in PG-SSOP-14 exposed pad and all related information added                                                                             |  |  |  |  |
|                |            | In "Overview" on Page 2 package graphic for PG-SSOP-14 exposed pad and product name "TLE42794E" added                                                             |  |  |  |  |
|                |            | In Chapter 3 "Pin Assignment TLE42794E (PG-SSOP-14 exposed pad)" on Page 7 and "Pin Definitions and Functions TLE42794E (PG-SSOP-14 exposed pad)" on Page 7 added |  |  |  |  |
|                |            | In "Thermal Resistance" on Page 10 values for TLE42794E added                                                                                                     |  |  |  |  |
|                |            | In "Package Outlines" on Page 28 outlines for TLE4279E added                                                                                                      |  |  |  |  |
| 1.0            | 2008-09-19 | initial version data sheet                                                                                                                                        |  |  |  |  |

Edition 2014-07-03

Published by Infineon Technologies AG 81726 Munich, Germany © 2014 Infineon Technologies AG All Rights Reserved.

#### **Legal Disclaimer**

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party.

#### Information

For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office.

Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.